

## **RC7321**

## Three-State ATE Pin Electronics Driver

#### **Features**

- High output slew rate (1.3 V/ns typical)
- Wide output voltage range (-2.2V to +7V), and up to 9.2 Vp-p swings
- Three-state/high impedance output
- High repetition rate (250 MHz for ECL swings)
- Low output offset (40 mV typical) and output offset drift (0.1 mV/°C typical).
- Low leakage (10 nA typical) and low output capacitance (3 pF typical) in high impedance inhibit mode
- High speed differential inputs with wide common mode range for ease of interface to ECL as well as TTL and CMOS levels
- Output short circuit protection (Safe Operating Area protection with current limiting and thermal shutdown)
- 100 mA typical dynamic current drive capability
- Absolute slew rate control
- Available in 28-pin PLCC

### **Applications**

- ATE pin electronics driver
- · Precision waveform generator
- · Level translator
- PCB & Burn-in ATE Driver
- General purpose driver for PCB & burn-in test systems
- Laser driver
- · CRT preamplifier

### **Description**

The RC7321 is a low cost Pin Electronics Driver designed for use in all high speed ATE systems which require pin drivers with three state capability and high slew rates. The RC7321 has the ability to drive a  $50\Omega$  transmission line of up to 2 feet in length with a slew rate of 1.2 V/ns and repetition rate of over 250 MHz for ECL output levels. These features, combined with a maximum output swing of 9.5 Vp-p over the range of -2.5V to +7V, provide this circuit with the ability to test TTL, CMOS, ECL and GaAs devices. The high and low limits of the output swing are set through the program pins  $V_H$  and  $V_L$ , respectively. The transfer characteristic from the program pins to the output pin is unity gain with very low offset drift. The  $V_H$  and  $V_L$  inputs have been buffered to operate with low bias currents (1  $\mu$ A typical) allowing direct coupling to the output of a DAC.

When the RC7321 is used on an I/O pin, it may be forced into the high impedance state through the INH+ and INH-differential inputs. In the high impedance state, excellent isolation is provided between the output of the disabled driver and the pin by virtue of low driver output capacitance (3.0 pF typical) and low output leakage (10 nA typical).

The RC7321 is provided with high speed differential ECL inputs for ease of interface with the differential ECL outputs of a timing generator. The inputs have a voltage range of -2V to +6V, so that if required, an input may be driven by TTL or CMOS devices provided that the other input is tied to the

## **Block Diagram**



## **Description** (continued)

appropriate threshold value. The pin driver is available in unterminated configuration.

The RC7321 is implemented using Fairchild Semiconductor's high frequency complementary bipolar process.

## **Pin Assignments**



## **Pin Description**

| Name                                   | Pin<br>Number                         | Function                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C <sub>VOL</sub> ,<br>C <sub>VOH</sub> | 17                                    | Bypass capacitor for V <sub>OH</sub> and V <sub>OL</sub> respectively. Pins C <sub>VOL</sub> and C <sub>VOH</sub> should be bypassed to the ground plane with a 1,000 pF chip capacitor placed as close to the pin as possible.                                                                                                                                                                                               |
| GND                                    | 1                                     | Chip ground. Should be connected to the printed circuit board's ground plane at the pin.                                                                                                                                                                                                                                                                                                                                      |
| INH+<br>INH-                           | 23, 24                                | Differential digital inputs. When INH is true (i.e. INH+ > INH-) the driver is forced into the high impedance state. Although these inputs are normally driven by ECL signals, they have a wide enough common mode range that any one of the inputs may be driven by a TTL or CMOS signal provided that the other input is tied to the appropriate threshold voltage.                                                         |
| Vcc                                    | 2                                     | Quiet positive supply. The nominal value is $10V \pm 3\%$ . For output high voltage levels (VOH) greater than the nominal value of +7V, VCC should be raised 3V above the maximum value of VOH. Whenever VEE is lowered to provide margin at the output low level, VCC should also be lowered by the same amount. VCC should be bypassed to ground with a $10,000$ pF chip capacitor placed as close to the pins as possible. |
| Vcco                                   | 9                                     | Positive supply for the RC7321 output stage. This supply is brought out separately to minimize the supply noise generated when the output switches. VCCO should be bypassed to the ground plane with a 10,000 pF chip capacitor placed as close to the pin as possible and then immediately connected to VCC.                                                                                                                 |
| VEE                                    | 4, 5,<br>11, 12,<br>18, 19,<br>25, 26 | Quiet negative supply. The nominal value is -5.2V $\pm$ 5%. For output low voltage levels (VOL) less than the nominal value of -2.2V, VEE should be lowered 3V below the minimum value of VOL. Whenever VCC is raised to provide margin at the output high level, VEE should also be raised by the same amount. VEE should be bypassed to ground with a 10,000 pF chip capacitor placed as close to the pins as possible.     |
| VEEO                                   | 10                                    | Negative supply for the RC7321 output stage. This supply is brought out separately to minimize the supply noise generated when the output switches. VEEO should be bypassed to the ground plane with a 10,000 pF chip capacitor placed as close to the pin as possible and then immediately connected to VEE.                                                                                                                 |

## Pin Description (continued)

| Name          | Pin<br>Number    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VH            | 16               | Analog program input that sets the output high level (VOH). The transfer characteristic from VH to VOH is nominally unity gain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| VIN+,<br>VIN- | 21, 22           | Differential digital inputs. The output will toggle between the two levels dictated by $V_H$ and $V_L$ as the differential signal is switched. Although these inputs are normally driven by ECL signals, they have a wide enough common mode range that any one of the inputs may be driven by a TTL or CMOS signal provided that the other input is tied to the appropriate threshold voltage.                                                                                                                                                                                                                               |
| VL            | 13               | Analog program input that sets the output low level (VOL). The transfer characteristic from VLto VOL is nominally unity gain.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Vo            |                  | Driver output on RC7321. The output impedance is $8W \pm 2\Omega$ . The output is usually back terminated in the characteristic impedance of the transmission line it drives. For a $50\Omega$ line, a $40W\pm1\%$ resistor should be placed externally as close to the output pin as possible to minimize reflections and ringing. The resistor should also be able to dissipate $0.8\Omega$ to sustain the short circuit current of the output.                                                                                                                                                                             |
| SRCA          | 7                | Slew rate control for both edges. Slew rate of both rising and falling edges decreases as the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SRCM          | 3                | control current is changed from 0 mA to -0.5 mA. SRC can be programmed with a current DAC or set to a fixed value using a resistor. Increases the speed of the falling edge to match the rising edge.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| TS            | 15               | Active low output notifies thermal shutdown has occurred. In the event of a short circuit or other fault that causes the die temperature to become excessively large, the thermal shutdown will kick in at a die temperature between 125°C and 150°C. If the fault persists, the device will toggle back and forth between shutdown and normal operation at a frequency in the tens of Hertz. $\overline{\text{TS}}$ is an open collector output capable of driving two standard TTL loads. The $\overline{\text{TS}}$ pins of several drivers may be wire-ORed together and input to a latch to indicate an alarm condition. |
| NC            | 8, 14,<br>27, 28 | No connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

# Absolute Maximum Ratings<sup>1</sup>

| Parameter                                                                                                      | Min.   | Max.       | Units |
|----------------------------------------------------------------------------------------------------------------|--------|------------|-------|
| Positive power supply, VCC                                                                                     |        | 13         | V     |
| Negative power supply, VEE                                                                                     | -8.2   |            | V     |
| Difference between VCC and VEE                                                                                 |        | 16         | V     |
| Input voltage at V <sub>IN+</sub> , V <sub>IN-</sub> , INH+, INH-                                              | Vcc-12 | VEE+12     | V     |
| Input Voltage at VH, VL                                                                                        | VCC-13 | VEE+13     | V     |
| Differential input voltage,   V <sub>IN+</sub> – V <sub>IN-</sub> I,   V <sub>INH+</sub> – V <sub>INH-</sub> I |        | 6          | V     |
| Difference between V <sub>H</sub> & V <sub>L</sub> (IV <sub>H</sub> – V <sub>L</sub> I)                        |        | 11         | V     |
| Input voltage at SRCA                                                                                          | -3     | +7         | V     |
| Slew rate control current                                                                                      | -2.0   |            | mA    |
| Driver Output Voltage                                                                                          | VCC-13 | VEE+13     | V     |
| Output voltage at TS                                                                                           |        | 5          | V     |
| Duration of short-circuit to ground                                                                            |        | Indefinite |       |
| Operating temperature range                                                                                    | 0      | 70         | °C    |

## **Absolute Maximum Ratings** (continued)

| Parameter                                     | Min. | Max. | Units |
|-----------------------------------------------|------|------|-------|
| Storage temperature range                     | -65  | +125 | °C    |
| Lead temperature range (Soldering 10 seconds) |      | 300  | °C    |

#### Notes:

## **Recommended Operating Conditions**

| Symbol   | Parameters                                       | Min.  | Тур. | Max.  | Units |
|----------|--------------------------------------------------|-------|------|-------|-------|
| TC       | Case operating temperature                       |       | 25   |       | °C    |
| Vcc      | Positive supply voltage                          | 9.7   | 10.0 | 10.3  | °C    |
| VEE      | Negative supply voltage                          | -5.45 | -5.2 | -4.95 | V     |
| VCC-VEE  | Difference between positive and negative supply  |       | 15.2 | 15.8  | V     |
| Voh, Vol | Range for output high level and output low level | -2.0  |      | 7.0   | V     |
| Von-Vol  | Output amplitude                                 | 0.1   |      | 9.5   | V     |

#### **DC Electrical Characteristics**

 $V_{CC} = 10V \pm 3\%$ ,  $V_{EE} = -5.2V \pm 5\%$ ,  $T_{A} = 25^{\circ}C$  (still air) and the load is a  $50\Omega$  transmission line with 2.0 ns one-way delay, unless otherwise specified. The transmission line is back-terminated in  $50\Omega$  ( $\pm 5\%$ ) using an external resistor.

| Symbol                              | Parameters                                   | Test Conditions                                 | Min. | Тур. | Max. | Units |  |  |
|-------------------------------------|----------------------------------------------|-------------------------------------------------|------|------|------|-------|--|--|
| Differential                        | Differential Inputs VIN+, VIN-, VINH+, VINH- |                                                 |      |      |      |       |  |  |
| VIN+, VIN-                          | Absolute Voltage @ Data Inputs               |                                                 | -2.0 |      | +6.0 | V     |  |  |
| VINH+,<br>VINH-                     | Absolute Voltage @ Inhibit Inputs INH+, INH- |                                                 | -2.0 |      | +6.0 | V     |  |  |
| VID                                 | Differential Input Range                     | VIN+ - VIN-                                     | 0.4  | ECL  | 5.0  | V     |  |  |
| VDINH                               | Differential Inhibit Input Range             | VINH+ - VINH                                    | 0.4  | ECL  | 5.0  | V     |  |  |
| I <sub>IN+</sub> , I <sub>IN-</sub> | Input Bias Current @ Data Inputs             | -2V ≤ V <sub>IN+</sub> , V <sub>IN-</sub> ≤ +6V |      | 100  | 200  | μΑ    |  |  |
| IINH+, IINH-                        | Input Bias Current @ Inhibit Inputs          | -2V ≤ VINH+, VINH- ≤ +5V                        |      | 100  | 200  | μΑ    |  |  |
| Absolute SI                         | ew Rate Control Input SRCA                   |                                                 | '    | •    |      |       |  |  |
| VSRCA                               | Compliance Voltage Range                     |                                                 | -2.0 |      | +2.0 | V     |  |  |
| ISRCA                               | Control Current Range                        |                                                 | -0.5 |      | +0.5 | V     |  |  |
| Matching SI                         | ew Rate Control Input SRCM                   |                                                 | '    | •    |      | •     |  |  |
| VSRCM                               | Compliance Voltage Range                     |                                                 | -2.0 |      | +2.0 | V     |  |  |
| ISRCM                               | Control Current Range                        |                                                 | -0.5 |      | +0.5 | V     |  |  |
| Voltage Pro                         | gram Inputs VH, VL                           |                                                 | '    | •    |      |       |  |  |
| VH                                  | V <sub>H</sub> Range                         | VCC = 10V; VEE = -5.2V                          | -2.0 |      | +7.0 | V     |  |  |
|                                     |                                              | VCC = 12V; VEE = -3.2V                          | 0    |      | +9.0 | V     |  |  |
|                                     |                                              | VCC = 8V; VEE = -7.2V                           | -4.0 |      | +5.0 | V     |  |  |
| VL                                  | V <sub>L</sub> Range                         | VCC = 10V; VEE = -5.2V                          | -2.5 |      | +6.0 | V     |  |  |
|                                     |                                              | VCC = 12V; VEE = -3.2V                          | -0.5 |      | +8.0 | V     |  |  |
|                                     |                                              | VCC = 8V; VEE = -7.2V                           | -4.5 |      | +4.0 | V     |  |  |

 <sup>&</sup>quot;Absolute maximum ratings" are those beyond which the safety of the device cannot be guaranteed. They are not meant to
imply that the device should be operated at these limits. If the device is subjected to the limits in the absolute maximum ratings
for extended periods, its reliability may be impaired. The tables of Electrical Characteristics provide conditions for actual device operation.

## DC Electrical Characteristics (continued)

| Symbol          | Parameters                                                                                        | Test Conditions                                                           | Min. | Тур.  | Max.  | Units |
|-----------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------|-------|-------|-------|
| lH              | Bias Current @ VH                                                                                 | -1V ≤ V <sub>H</sub> ≤ +7V; V <sub>L</sub> = -2.0V                        |      | 1.0   | 2.0   | μΑ    |
| IL              | Bias Current @ VL                                                                                 | -2V ≤ V <sub>L</sub> +5V; V <sub>H</sub> = 6.0V                           |      | 1.0   | 2.0   | μΑ    |
| TCIH            | Temperature Drift in IH                                                                           | VH = 7.0V; 25°C ≤ TC ≤ 70°C output not switching                          |      |       | 0.1   | μΑ/°C |
| TCIL            | Temperature Drift in IL                                                                           | V <sub>L</sub> = -2.0V; 25°C ≤ T <sub>C</sub> ≤ 70°C output not switching |      |       | 0.1   | μΑ/°C |
| VH, LBW         | -3 dB bandwidth from V <sub>H</sub> or V <sub>L</sub> to the output                               | $-1V \le V_H \le +7V$<br>$-2V \le V_L \le +6V; V_{H}-V_L = 2.0V$          |      | 50    |       | kHz   |
| Signal Out      | put Vo, Voterm                                                                                    |                                                                           |      |       |       |       |
| Vo              | Output Voltage Range                                                                              | VCC = 10V; VEE = -5.2V                                                    | -2.2 |       | +7.0  | V     |
| -               |                                                                                                   | VCC = 12V; VEE = -3.2V                                                    | -0.5 |       | +9.0  | V     |
|                 |                                                                                                   | VCC = 8V; VEE = -7.2V                                                     | -4.5 |       | +5.0  | V     |
| VA              | Amplitude                                                                                         | Voh - Vol                                                                 | 0.3  |       | 9.2   | V     |
| ΔVOH            | Offset to Output High Level                                                                       | VH = 0, no load; $VL = -2V$                                               |      | ±30   | ±60   | mV    |
| -               |                                                                                                   | $\Delta VOH =  VH - VOH $                                                 |      |       |       |       |
| ΔVOL            | Offset to Output Low Level                                                                        | VH = 0, no load; VH = +7V                                                 |      | ±30   | ±60   | mV    |
|                 | · ·                                                                                               | $\Delta V_{OL} =  V_L - V_{OL} $                                          |      |       |       |       |
| ΔVOH            | Change in VOH output level with                                                                   | $VOH = +5V$ , $\Delta VL = 0$ to $+1V$                                    |      | ±10   | ±15   | mV    |
| $\Delta V_{OL}$ | change in V <sub>L</sub>                                                                          |                                                                           |      |       |       |       |
| ΔVOL            | Change in VOL output level with                                                                   | V <sub>OL</sub> = +5V, DV <sub>H</sub> = +4 to +5V                        |      | ±10   | ±15   | mV    |
| $\Delta VOH$    | change in V <sub>H</sub>                                                                          |                                                                           |      |       |       |       |
| VTC             | Output Voltage Drift                                                                              | -1V ≤ V <sub>OH</sub> ≤ +7V;                                              |      | 0.1   |       | mV/°C |
|                 |                                                                                                   | -2V ≤ VOL ≤ +6V;                                                          |      | 0.1   |       |       |
| εG              | Gain Error                                                                                        | -1V ≤ V <sub>OH</sub> ≤ +7V;                                              |      | 1.0   | 2.0   | %FS   |
|                 |                                                                                                   | -2V ≤ VOL ≤ +6V                                                           |      | 1.0   | 2.0   |       |
| εL              | Linearity Error                                                                                   | -2V ≤ VOUTPUT ≤ +7V                                                       |      | 0.7   | 1.0   | %FS   |
| Zout            | Output Impedance (IOUT = 50 mA)                                                                   |                                                                           | 7.0  | 9.0   | 11    | Ω     |
| IZL             | Output Leakage Current in Inhibit Mode (maintain the following:   VL-1.0V   < VO <   VH + 1.0V  ) | -2.0V ≤ V <sub>O</sub> ≤ +7V                                              |      | 0.5   | 2.0   | μΑ    |
| IDC             | DC Current Drive                                                                                  |                                                                           | 50   |       |       | mA    |
| IAC             | AC Current Drive                                                                                  |                                                                           | 70   | 100   |       | mA    |
| Thermal S       | hutdown Output (TS)                                                                               |                                                                           | !    |       |       | ļ.    |
| ICL             | Short Circuit Current Limit                                                                       |                                                                           |      |       | 145   | mA    |
| VTS             | TS Flag Output Level                                                                              | IOL = 4 mA                                                                |      |       | 0.5   | V     |
| TTS             | Shutdown Die Temperature                                                                          |                                                                           |      | 130   | 145   | °C    |
| Other           |                                                                                                   |                                                                           |      |       |       |       |
| VS MAX          | Maximum Rail-to-Rail Supply Voltage                                                               | VCC - VEE                                                                 |      |       | 16    | V     |
| Vcc             | Positive Supply                                                                                   |                                                                           | +8.0 | +10.0 | +12.0 | V     |

### **DC Electrical Characteristics** (continued)

| Symbol | Parameters                    | Test Conditions                                             | Min. | Тур. | Max. | Units |
|--------|-------------------------------|-------------------------------------------------------------|------|------|------|-------|
| VEE    | Negative Supply               |                                                             | -7.2 | -5.2 | -3.2 | V     |
| Icc    | Positive Supply Current       |                                                             |      | 85   | 90   | mA    |
| IEE    | Negative Supply Current       |                                                             |      | 90   | 100  | mA    |
| PSRVo  | Output Level Power Supply     | VCC; ΔVCC = ±2.5%                                           | 40   |      |      | dB    |
|        | Rejection Ratio               | VEE; ΔVEE = ±2.5%                                           | 40   |      |      | dB    |
| PSRVsL | Output Slew Rate Power Supply | VH = 5V, VL = 0V,<br>ΔVCC = ±200 mV                         |      | 4.0  |      | %     |
|        | Rejection Ratio               | V <sub>H</sub> = 5V, V <sub>L</sub> = 0V,<br>ΔVCC = ±200 mV |      | 4.0  |      | %     |
| TA     | Operating Temperature Range   | Still Air                                                   | 0    | 25   | 40   | °C    |
|        |                               | Air Flow > 300 Ifpm                                         | 0    | 25   | 70   | °C    |

### **AC Electrical Characteristics**

 $V_{CC}$  = 10V ±3%,  $V_{EE}$  = -5.2V ±5%,  $T_{A}$  = 25°C (still air) and the load is a 50Ω transmission line with 2.0 ns one-way delay, unless otherwise specified. The transmission line is back-terminated in 50Ω (±5%) using an external resistor. The measurement probe is a high impedance FET probe with capacitance no greater than 3 pF and resistance no smaller than 10 kΩ.

| Symbol             | Parameters                                   | Test Conditions                                                                            | Min. | Тур. | Max.                              | Units |
|--------------------|----------------------------------------------|--------------------------------------------------------------------------------------------|------|------|-----------------------------------|-------|
| SLR                | Slew Rate                                    | VH - VL = 5V; Measured between 20% and 80% points.                                         |      |      |                                   |       |
|                    |                                              | With probe only as load                                                                    |      | 1.6  |                                   | V/ns  |
|                    |                                              | With probe and transmission line                                                           |      | 1.5  |                                   | V/ns  |
| t <sub>R</sub> ,   | Rise Time, and                               | Load is Probe Only;                                                                        |      |      |                                   |       |
| tF                 | Fall Time                                    | V <sub>A</sub> = 1V (20% to 80%)                                                           |      | 0.6  | 0.9                               | ns    |
|                    | (Slew rate not adjusted)                     | VA = 3V (10% to 90%)                                                                       |      | 1.6  | 2.1                               | ns    |
|                    |                                              | V <sub>A</sub> = 5V (10% to 90%)                                                           |      | 2.5  | 3.0                               | ns    |
| f                  | Toggle Rate                                  | Amplitude = 0.8 Vp-p                                                                       | 250  |      |                                   | MHz   |
|                    | (Probe only)                                 | Amplitude = 5.0 Vp-p                                                                       | 125  |      |                                   | MHz   |
| tPLH               | Low to High Propagation Delay                | f = 10 MHz; V <sub>OH</sub> = +0.4V;                                                       |      |      |                                   |       |
|                    |                                              | VOL = -0.4V                                                                                |      | 1.6  |                                   | ns    |
| tPHL               | High to Low Propagation Delay                | f = 10 MHz; V <sub>OH</sub> = +0.4V;                                                       |      |      |                                   |       |
|                    |                                              | VOL = -0.4V                                                                                |      | 1.4  |                                   | ns    |
| Δtp                | Propagation Delay Match                      | tplh - tphl                                                                                |      | 200  |                                   | ps    |
| tpTC               | Propagation Delay Temperature Coefficient    |                                                                                            |      | 2.0  |                                   | ps/°C |
| tPW <sub>min</sub> | Minimum Pulse Width                          | VH - VL - 2.0V; pulsewidth at which amplitude drops by 50 mV, measured between 50% points. |      | 2.0  |                                   | ns    |
| ΔtpPW              | Propagation Delay Variation with Pulse Width | 2 ns < PW < 98 ns;<br>f = 10 MHz; V <sub>OH</sub> = +0.4V;<br>V <sub>OL</sub> = -0.4V      |      | ±75  |                                   | ps    |
| tps                | Preshoot                                     | 0.5V < VA < 5.0V                                                                           |      |      | 15mV<br>+ 3%<br>of V <sub>A</sub> | mV    |

## AC Electrical Characteristics (continued)

| Symbol | Parameters                                             | Test Conditions                                                    | Min. | Тур. | Max.                  | Units |
|--------|--------------------------------------------------------|--------------------------------------------------------------------|------|------|-----------------------|-------|
| tos    | Overshoot                                              | 0.5V < VA < 5.0V                                                   |      |      | 50mV<br>+ 4%<br>of VA | mV    |
| ts     | Output Settling Time                                   | V <sub>A</sub> < 5V;                                               |      |      |                       |       |
|        |                                                        | To within 3% of VA                                                 |      | 8    |                       | ns    |
|        |                                                        | To within 1% of VA                                                 |      | 10   |                       | ns    |
| tPHZ   | Propagation Delay from Logic<br>High to Inhibit Mode   | V <sub>OH</sub> = 1V; V <sub>OL</sub> = -1V<br>Load = 100Ω    15pF |      | 2.9  |                       | ns    |
| tPLZ   | Propagation Delay from Logic Low to Inhibit Mode       | Propagation delay is measured to the point at which voltage has    |      | 2.9  |                       | ns    |
| tPZH   | Propagation Delay from Inhibit<br>Mode from Logic High | changed by 200 mV.                                                 |      | 2.9  |                       | ns    |
| tPZL   | Propagation Delay from Inhibit<br>Mode to Logic Low    |                                                                    |      | 2.9  |                       | ns    |
| Cz     | Output capacitance in Inhibit Mode                     |                                                                    |      | 3.0  |                       | pF    |

## **Mechanical Dimensions** — 28-pin PLCC

|        | Inc  | hes  | Millimeters |       |       |
|--------|------|------|-------------|-------|-------|
| Symbol | Min. | Max. | Min.        | Max.  | Notes |
| Α      | .165 | .180 | 4.19        | 4.57  |       |
| A1     | .090 | .120 | 2.29        | 3.05  |       |
| A2     | .020 | _    | .51         | _     |       |
| В      | .013 | .021 | .33         | .53   |       |
| B1     | .026 | .032 | .66         | .81   |       |
| D/E    | .485 | .495 | 12.32       | 12.57 |       |
| D1/E1  | .450 | .456 | 11.43       | 11.58 | 3     |
| D3/E3  | .300 | BSC  | 7.62        | BSC   |       |
| е      | .050 | BSC  | 1.27        | BSC   |       |
| J      | .042 | .048 | 1.07        | 1.22  | 2     |
| ND/NE  | 7    |      | 7           |       |       |
| N      | 28   |      | 2           | 8     |       |
| ccc    | _    | .004 | <u> </u>    | 0.10  |       |

- 1. All dimensions and tolerances conform to ANSI Y14.5M-1982.
- 2. Corner and edge chamfer (J) =  $45^{\circ}$ .
- 3. Dimension D1 and E1 do not include mold protrusion. Allowable protrusion is .101" (.25mm).





### **Ordering Information**

| Package     | Order Number |
|-------------|--------------|
| 28-pin PLCC | RC7321QF     |

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com